## **APPLICATION NOTE** # Improved Picture Quality Module MK7-V1 V0.9 AN97058 Application Note AN97058 #### **Abstract** This documents describes the hardware content, the signal processing and the software control of the 100 Hz scan converter module MK7. The module can be implemented into different TV signal processing architectures. This means, it can be adapted to different colour decoder and deflection processor concepts. The main signal processing features of the module are, motion-vector compensated 100 Hz scan conversion with median filter based line-flicker reduction, motion-vector compensated film processing, noise reduction, cross colour reduction, vertical zoom and progressive scan. All these features are provided by the SAA 4991 (MELZONIC). Also a horizontal aspect ratio conversion can be performed, either by the optional IC SAA 4995 (PANIC), or by an appropriate frequency ratio of the memory writing to the reading frequency, if the IC SAA 4995 is not used. The memory controller SAA 4952 is applied to generate the necessary clock and control signals for the memories and the signal processing ICs. This module is also equipped with a slave microcontroller which provides an easy to handle external I<sup>2</sup>C interface for external (user) control and controls internally the above mentioned signal processing ICs on the module via the SNERT-bus interface. The module is controlled externally via I2C bus commands. The structure of the I2C bus commands is described © Philips Electronics N.V. 1997 All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner. The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights. ### **APPLICATION NOTE** # Improved Picture Qualtiy Module MK7-V1 V0.9 ### AN97058 #### **Authors:** P. Kelting, N. Lahann, B. Laue Systems Laboratory Hamburg, Germany #### Keywords IPQ ECO4 PANIC MELZONIC VEDA HORIZONTAL ZOOM VERTICAL ZOOM LFR MOVIE PHASE DETECTION Date: 11 December 1997 ## Application Note AN97058 #### **Summary** The IPQ-Module is a scan converter with analog baseband inputs and outputs Y,-(R-Y) and -(B-Y). It supports the following display modes: - Motion-vector compensated 50/60 Hz to 100/120 Hz conversion with line flicker reduction LFR (AA\*B\*B) or a simple field repetition (AABB) - Motion-vector compensated frame repetition mode for movie sources - Progressive Scan 50 Hz/1250 lines or 60Hz/1050 lines, interlaced - Multi-PIP support - Horizontal zoom (10%, 12.5%, 33%, 50% or 100%) - Horizontal compression linear and nonlinear with 33% - Advanced still picture (AA\*AA\*) - Vertical zoom (10%, 25%, 33% or 50%) Additionally the following main features are supported: - Digital CTI (colour transient improvement) - · Luminance peaking function - · Adaptive noise and cross-colour reduction with different reduction levels - · Black side panels - Screen fade - · Adaptive LFR control for movie sources 6.2.10 6.2.11 | lı | Improved Picture Quality Module MK7-V1 V0.9 Application Note AN97058 | | | | | | | |----|----------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | CC | ONTEN | ITS | | | | | | | 1. | Introd<br>1.1<br>1.2 | Definition | s, Acronyms and Abbreviations | | | | | | 2. | Hardw | vare descr | iption | | | | | | 3. | Signa | l processi | ng of the SAA 4991 MELZONIC | | | | | | 4. | | ral softwa | re description | | | | | | 5. | 12C-but 5.1 5.2 5.3 | Definition<br>Sending (<br>5.2.1<br>5.2.2<br>Receiving<br>5.3.1 | e of the interface | | | | | | | 5.4 | 5.4.1<br>5.4.2 | Contents of status byte | | | | | | 6. | <b>Funct</b> 6.1 | ional desc | ription mory control modes Natural Motion mode LFR mode. AABB mode. Cine mode. Phase adaption for the movie processing. Automatic movie mode detection Multi-PIP Still picture Vertical Zoom Function Satellite mode. | | | | | | | 6.2 | 6.1.11 | Progressive Scan Mode | | | | | | Ir | nprov | ed Pict | Application Note<br>AN97058 | | | | | |-----|----------------------|--------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--------|--|--| | | | 6.2.12<br>6.2.13<br>6.2.14<br>6.2.15<br>6.2.16<br>6.2.17<br>6.2.18<br>6.2.19<br>6.2.20<br>6.2.21<br>6.2.22<br>6.2.23<br>6.2.24 | HD control. VD control. RELIABILITY control BAD LIMIT control. HD MSB control. HWE1 fine delay function HWE1 main delay function VWE1 delay function Field blanking function NPIP. SPIP. P23 (FILL). P27 (PLLMID). | | | | | | 7. | <b>SNER1</b> 7.1 7.2 | SNERT in 7.1.1 7.1.2 | Ilel interface | | 44<br> | | | | 8. | Function | on control<br>8.0.1<br>8.0.2<br>8.0.3 | of VEDA (SAA 7165) | | 45 | | | | 9. | Interfa | ace Signals | s IPQ Module | | 47 | | | | | | | nes | | | | | | 11. | Alignm | nent | | | 49 | | | | 12. | Useful | hints | | | 50 | | | | 13. | IPQ Mo | odule MK7 | V1 circuit diagrams | | 51 | | | | 14. | Modifie | ed circuit p | parts for the IPQ application without Panorama IC | | 60 | | | | 15. | Assem | ıbly Plan. | | | 62 | | | | 16. | Materia | al list | | | 63 | | | | 17. | Index | | | | 75 | | | #### Introduction 1. #### 1.1 **Definitions, Acronyms and Abbreviations** | IPQ μC | Improved Picture Quality slave microcontroller | |---------|----------------------------------------------------------------------| | HEX | Hexadecimal program file | | ECO4 | Economy Controller IC 4 | | SNERT | Synchronous No parity Eight bit Reception and Transmission | | PANIC | Panorama IC | | MELONIC | Motion Estimation Line flicker reduction ZOom and Noise Reduction IC | | VEDA | Video Enhancement Digital to Analog Converter | | VDFL | Vertical deflection pulse | | HDFL | Horizontal deflection pulse | | FRS | Functional Requirement Spec. | #### 1.2 References [9] - SCP Philips Semiconductors Software Creation Process, Wilko van Asseldonk, [1] Marc De Smet, 9.4.96, V1.0 - [2] The IIC-bus and how to use it, 12 NC-No.: 9398 393 40011 - [3] SNERT bus specification see application note AN95127 - S87C654 (µC) data sheet or Data Handbook IC20, Philips Semiconductors [4] - TDA 8755 (ADC) data sheet or Data Handbook IC02c, Philips Semiconductors [5] - SAA 4952 (ECO4) data sheet or Data Handbook IC20a, Philips Semiconductors [6] - SAA 7165 (VEDA) data sheet or Data Handbook IC20a, Philips Semiconductors [7] - SAA 4995 (PANIC) data sheet or Data Handbook IC20a, Philips Semiconductors [8] SAA 4991 (MELZONIC) data sheet, Philips Semiconductors (preliminary) - TMS 4C2970 (field memory) data sheet, Texas Instruments [10] - TDA 9151, TDA 9152 (Deflection processor) data sheet or Data Handbook IC20c, [11] Philips Semiconductors - Data Handbook, Fast TTL Logic Series, IC 15, Philips Semiconductors [12] - Data Handbook, High-speed CMOS logic family, IC 6, Philips Semiconductors [13] - [14] True Motion Estimation with 3-D Recursive Search Block-Matching, IEEE Tr. on Circuits & Systems for Video Technology, Vol 3, October 1993 - PAL plus Decoding using SAA4996 and SAA4997, Application note AN95126, Philips Semiconductors [15] ## Application Note AN97058 #### 2. Hardware description File: BLOCKDM1.WMF / 97-01-14 Ke Fig.1 Blockdiagram of the IPQ Module with PANIC The MK7V1 module is prepared to support different system configurations. In any case two field memories are implemented. The information is written into memory 1 [9] and read twice. At the output of memory 1 the field frequency is doubled to 100 / 120 Hz. The data is fed via the motion estimation / compensation, line flicker reduction, zoom and noise reduction IC MELZONIC [9] to the video enhancement and DA converter VEDA [7]. The VEDA IC performs an upconversion of the data rate from 4:1:1 (or 4:2:2) to 4:4:4 before the DA conversion is done. Furthermore a digital colour transient improvement, a luminance peaking and a coring function can be activated via I<sup>2</sup>C bus by the user. For a simple field repetition mode the data can be reconverted to analog output signals without additional processing in front of the SAA 7165. If the line flicker reduction (LFR), progressive scan or zoom feature is active the information is written into field memory 2 [9]. This memory works as a 50 / 60 Hz field delay. By the help of this second field memory MELZONIC is able to process information of a whole frame, e.g. MELZONIC - calculates the motion vectors of the Y signal data for a movement estimation and a movement compensation - b calculates the motion compensated fields for the natural motion mode - c) calculates the median filtered fields A\* and B\* in the sequence AA\*B\*B for field rate upconversion using - d interpolates lines for the vertical zoom function or progressive scan. - e) calculates the median filtered lines odd and even for progressive scan conversion and - f averages between incoming and previous fields for the adaptive noise and cross-colour reduction obtained by a recursive filter in the 2 fh domain. ## Application Note AN97058 If a scan converter is used along with an analog colour decoder frontend an AD-Converter is necessary to convert the three baseband input signals Y, -(R-Y) and -(B-Y). Those signals are preamplified and low pass filtered to avoid antialiasing effects. The 8 bit triple AD-Converter TDA8755 [5] has an integrated clamping function. The data formatter required after AD conversion is also an integrated part of the converter. The digital data output bus is 12 bits wide, 8 bit for luminance and 4 bit for the serial chrominance output data format (bandwidth ratio Y:U:V = 4:1:1). The SAA 4995 (PANorama IC) is an add-on device to be used between AD-Converter and the first field memory. It performs: - a) a linear horizontal sample rate conversion with the capability to zoom and compress the picture with a conversion rate between 0.5 and 2, - b) a dynamic sample rate conversion for a panorama display of e.g. 4:3 picture material on a 16:9 display without side panels. In panorama mode the sample rate conversion factor is modulated along the video line. For the panorama function the picture is compressed in horizontal direction in the middle of the screen and zoomed at the sides. It is also possible to program the inverted function. The PANIC has to be supplied with 16 MHz and also the double frequency of 32 MHz which is used for the sample rate conversion filter. The field memory 1 is supplied with a writing clock of 32 MHz. The WEout of PANIC determines when a pixel shall be written. In a normal mode without compression or zoom the logical status of the WE signal will change from clock to clock. If a zoom factor of two is active the WE signal will remain in the logical high status for the whole active line. The acquisition PLL generates the 32 MHz writing clock. The display PLL which is intended to have a large time constant and a small tracking range (+/- 6%) is generating the 32 MHz display clock. A double clock system has advantages if an unstable source like a VCR is connected to a 100 Hz converter. All control signals to run the module and reference signals for the PLLs are generated by the SAA 4952 [6]. The memory controller itself is controlled by a microcontroller S87C654 or S87C652 via an 8 bit parallel interface [4]. Every vertical blanking period of the display is used to transmit the desired register settings to the SAA4952 dependent on the chosen mode of the module. Additionally the microcontroller communicates via a three wire SNERT bus interface [3] with the PANIC and MELZONIC. Beside the field conversion (50Hz to 100Hz or 60Hz to 120Hz) it is also possible to run a so-called progressive scan mode. In this mode the reading of the memories is altered to the single field frequency of the input signal source. The additional lines, to be inserted in each field, are generated by line interpolation performed by means of the median filter of MELZONIC. This conversion can also be combined with the vertical zoom function and in contrast to the field conversion even a vertical compression can be realized. The synchronization of the module is obtained by providing a vertical synchronization signal 50 / 60 Hz and a horizontal synchronization signal 15.625 / 15.750 kHz. The latter can e.g. consist of clamping pulses or line blanking pulses. The software can adapt the internal field recognition in the memory controller to any synchronization pulse (H to V) timing condition. The various modes of the IPQ module are activated via a simple IIC-Interface [2] of the microcontroller on the board. ## Application Note AN97058 File: BLOCKDM2.WMF / 97-01-14 Ke Fig.2 Blockdiagram of the IPQ Module containing PANIC and an additional display PLL to drive the Deflection Processor TDA9151. The IPQ application of Figure 2 assumes that a TDA 9151 is used as Deflection Processor. This device needs a 27MHz linelocked clock signal. Compared to the system explained before an additional 27 MHz PLL has to be implemented. The 32 MHz display PLL is locked to the horizontal deflection pulse HDFL from the memory controller. The 27 MHz deflection PLL is coupled to the externally provided Href signal. The tracking range and the bandwidth of this PLL has been restricted to ensure a good jitter (high frequent time base distortions) suppression. Thus a stable linelocked clock signal generation is given even at Href signals with a poor time base stability. The 32 MHz display PLL is coupled to the horizontal deflection pulse HDFL. Its tracking range and bandwidth is larger compared with the deflection PLL to achieve a fast and perfect synchronization between the deflection and the display data read from the memories. File: BLOCKDM3.WMF / 97-01-14 Ke. Fig.3 Blockdiagram of the IPQ Module without PANIC, containing a additional Display PLL to drive the Deflection Processor TDA9151. The IPQ application in figure 3 does not include the SAA 4995 (PANIC). The different horizontal zoom and compression ratios are realized by the combinations of writing to reading frequency of the memories. The acquisition PLL can generate the following frequencies: (12), 13.5, 16 and 18 MHz. This PLL uses a VCO whose frequency is switched to the desired frequency. As display frequencies 27, 32 and 36 MHz are supported. The PLL2 is not switched. It is able to generate 32 MHz as well as 36 MHz. File: BLOCKDM4.WMF /97-01-14 Ke. Fig.4 Block diagram of the IPQ Module for direct signal supply from a digital Multi-Standard Decoder and Sync. Processor IC. The block diagram above shows the IPQ module implemented in a system with a digital colour decoder. In this case a clock signal provided by the digital decoder is used as acquisition clock. The memory controller is supplied with a horizontal reference pulse used to reset the H-counters in the SAA 4952. The digital data bus can directly be connected to the PANIC or to the first field memory if the PANIC is not implemented. If the deflection processor TDA 9151 is used, the display PLL 2 is necessary. This additional PLL can be left out when the TDA 9152 is used instead of TDA 9151. If the user does not want to use the benefits of a double clock system, it is also possible to supply the whole system with a clock of 27 or 32 MHz. In this case no external PLL circuits are required. The controlling of the SAA 4952 can be adapted to this configuration by a special software. Fig.5 Blockdiagram of MELZONIC ## 3. Signal processing of the SAA 4991 MELZONIC ## Application Note AN97058 The block diagram of figure 5 shows the signal processing of MELZONIC MELZONIC applies motion estimation and compensation algorithms for high quality field rate up-conversion and a jitter-free portrayal of movie material. A 3-D Recursive Search Block-Matching algorithm is applied as a high performance low-cost motion estimation algorithm. This motion estimation and compensation is able to generate a display of video and movie sources with a natural motion sequence. The 50 Hz movement resolution of a video source is converted to 100 Hz. A movie source which only provides a movement resolution of 25 Hz is displayed in the 100 Hz domain with a movement resolution of 50 Hz. MELZONIC contains beside the processing blocks for field rate up-conversion also processing blocks for a motion adaptive field recursive noise reduction and vertical zoom. Also a detection of movie sources is supported using a calculation of the vector sum per field which indicates the amount of motion from field to field. Based on this information a control loop in the software is able to detect movie sources. The upper processing block shows the chrominance processing. The left part of this block depicts the recursive filter of the noise reduction and the two external field memories. The K-factor control, for the field recursive averaging is slaved to a difference signal detector of the noise detection in the luminance signal path. The difference detector provides a common K factor control of the luminance- and chrominance noise reduction circuits to ensure equality in the degree of the noise reduction. The line memories behind the noise reduction circuit are partly occupied for time adjustment between the chrominance signal and the luminance signal processing. Since the additional processing time due to the motion estimation / compensation in the luminance signal path has to be compensated. One line memory is engaged in the subsequent line flicker reduction processing. The luminance signal processing is shown in the lower block. The left hand side depicts the recursive filter circuit for the noise reduction processing and two external field memories. The difference detector provides the K factor control for the noise reduction. The K factor is formed from the absolute difference of pixels of adjacent fields. In the adaptive mode, the absolute difference in luminance are low -pass filtered and processed non-linear with a curve that can be programmed via the micro processor. The low-pass filtering is implemented to avoid K factor generation e.g. from cross signal components. Two operation modes can be used for noise reduction: the fixed and the adaptive mode. In the fixed mode, a constant K factor is defined and the averaging procedure is performed with a constant recursion. In the adaptive mode, the averaging ratio switches softly on the basis of absolute differences of the luminance between two fields. When differences are high, much of the new data will be taken e.g. at movement or significant vertical contrast. A variable delay of the luminance enables the user to compensate for group delay time differences caused by the bandwidth differences in the pre-filters in A to D converters. The motion estimation calculates values for the temporal prediction as well as vectors for movement compensation. The calculation is based on a absolute difference detection in two concurrent recursive blockmatchers, that individually check four candidates vectors with different convergence directions. The block size is 8x8 for the vector calculation, means 8 pixel horizontal and 8 pixel vertical. Eight candidate vectors, four each, are tested by two independent estimators. Among the four candidates there is one spatial prediction vector taken from a previously processed block and a temporal prediction vector. In the temporal prediction a position shift with respect to the block currently processed is executed which is opposite to the position shift of the spatial prediction. Thus, both types of predictions differ for the two estimators. Both estimators test a candidate that is found as a sum of their spatial prediction and an update vector in a recursive block matching procedure. The best matching vector from either of the two estimators is assigned to the current block and used for the up-conversion processing. The data for the block of pixels, processed in the motion estimation and compensation, are taken from line memory trees with multiport RAMs. Both line memory trees are served with luminance data from one of the field memories. The motion estimator provides vector data to a formatter circuit. This formatter can be switched via SNERT bus in two different modes. In one mode the vectors of the motion estimator are formatted in the format used for the external vector input. In the other mode, vectors are formatted for test purposes to show a colour overlay over the ## Application Note AN97058 luminance. In this mode the formatter generates a maximum swing for the U and V signals. The vector output / input pins support master / slave application of the device. The movement compensation is controlled either by the internal motion estimators or by external vectors via the input. Pixel or pixel blocks of the luminance data are replaced to conceal the movement artefacts resulting from the field up conversion. The reading of the memories has to be adapted to the demands of the noise reduction timing in order to ensure that the same pairs of adjacent lines of a frame can be processed every 100 Hz field. If necessary also the signal data from one of the line memories can be delayed by one line, thus the adjacent lines out of two fields are supplied into the up-conversion block. The line memory is needed as a line delay for the median filter, which filters two adjacent lines from one field and the line in between from the other field. The settings of the multiplexers are defined by the software control. These settings are dependent on the selected field control mode and the field to be processed. At vertical zoom processing, an upconverter generates odd and even scan lines simultaneously for every output field. These lines are either original, motion compensated originals or produced with a motion compensated 3 point median filter. The zoom function is performed by linear interpolation of simultaneously available odd and even lines originated from the field memories which serves as timebase corrector. Thus for every output field period, a progressively scanned frame of 576 active lines (100Hz) compensated to the correct motion phase, is used for the vertical zoom. This yields a highly improved performance compared with an intral-field zoom. Every output field, a microcode for sequencer and mixer control is loaded into the chip by the microprocessor. Default mode for the vertical zoom processing is the 'Natural Motion' mode. When the motion detection fails, LFR will be used as fallback mode. The modes AABB and ABAB are exclude in case of vertical zoom processing. In Progressive Scan mode the number of lines per field are doubled. Line interpolation, by means of median filtering, is applied to achieve a line flicker reduction. The sequencer and mixer control is defined by the microcode which is loaded into the IC. #### 4. General software description The specification describes the functional requirements of an IPQ S87C654/P83C654FBA slave microcontroller software [1]. The slave IPQ $\mu$ C is used as an interpreter between a main (master) $\mu$ C and the ICs ECO4 (SAA4952), PANIC (SAA 4995) and MELZONIC (SAA 4991). The IPQ $\mu$ C reads up to 26 register bytes via the I<sup>2</sup>C bus from the master $\mu$ C and sends itself 1 status byte whenever addressed with R/W = 1. The I<sup>2</sup>C register bytes are written into the $\mu$ Cs RAM. After the evaluation of data and following VDFL the IPQ $\mu$ C sends data to ECO4 on port P0 (parallel), to PANIC and MELZONIC via the SNERT interface running in mode 0. The VEDA is controlled directly by I<sup>2</sup>C-bus commands. #### 4.1 Main functional flow chart After power-on reset the $\mu$ -controller performs an initialization. Romtable values are copied into RAM, control mode flags/variables are set/cleared. The VDFL interrupt has the highest priority. After initialization the main program waits for an occurring interrupt. During the initialization phase (after power on reset) the first VDFL interrupt is initiated by software. After a VDFL interrupt has occurred on the $\mu$ C port pin INT0N, the field number is read by the IPQ $\mu$ C from the SAA 4952. Then the data transmission to PANIC, ECO4 and MELZONIC is performed. If the internal MPIP is used in an IPQ concept without PANIC (SAA 4995) the $\mu$ -controller is interrupted by the vertical acquisition synchronization pulse VACQ at INT1N instead of VDFL. This changed interrupt is also used in the generator mode. The field length of the display is constant and independent from the source if this option is active. I<sup>2</sup>C input registers received during slave receiver operation are read and evaluated according to the given priorities listed below. The INIT bit in REG1 has the highest priority. If this bit is set, an initialization of ECO4/PANIC/ ## Application Note AN97058 MELZONIC with default values out of the $\mu$ Cs ROM table is done immediately. After VDFL interrupt handling, I<sup>2</sup>C interrupts can be serviced. The I<sup>2</sup>C bus interrupt routine handles the reception of the register bytes from the master $\mu$ C as well as the transmission of the status byte. The following flow chart shows the priority structure of the field control modes. The generator mode has the highest priority, followed by Multi PIP, Progressive Scan Mode and Sat Mode. The next levels in priority are the Auto-Movie Processing, the LFR Mode and on the lowest level the field repetition mode. The field control modes are described in detail in chapter 6. Application Note AN97058 #### 5. I2C-bus interface #### 5.1 Definition of the interface The interface of the IPQ µC is realized with a hardware I2C bus [2]. The slave address of the IPQ µC is 68h: Slave address = 0 1 1 0 1 0 0 R/W The IPQ $\mu$ C can either act as a slave receiver or a slave transmitter. In the slave receiver mode the IPQ $\mu$ C reads I<sup>2</sup>C register data bytes from the main controller which then acts as a master transmitter. In the slave transmitter mode the IPQ $\mu$ C sends status information to the main $\mu$ C which works as a master receiver reading the byte information. ### 5.2 Sending data to the IPQ μC #### 5.2.1 I<sup>2</sup>C transmission protocol The transmission protocol has the following format: | Start | Slave address | Ack | REG1 | Ack | | Ack | REG26 | Ack | Stop | | |-------|---------------|-----|------|-----|--|-----|-------|-----|------|--| |-------|---------------|-----|------|-----|--|-----|-------|-----|------|--| After having addressed the IPQ $\mu$ C with its slave address the master $\mu$ C transmits up to 26 register bytes over the I<sup>2</sup>C bus. The control of some functions is different dependent on the fact whether the SAA 4995 (PANIC) is part of the system or not. Therefore this case the relevant I<sup>2</sup>C registers are listed twice, with PANIC and without PANIC. I<sup>2</sup>C register data format TABLE 1 I<sup>2</sup>C-Register REG1 (without PANIC) | Bit | Name | Function | Function | | | |-----|------|--------------------------------|------------------------------------|-----------------------|--| | 0 | FSA0 | frequenc | frequency select acquisition bit 0 | | | | 1 | FSA1 | frequenc | frequency select acquisition bit 1 | | | | | | FSA1 | FSA0 | acquisition frequency | | | | | 0 | 0 | 12 MHz | | | | | 0 | 1 | 13.5 MHz | | | | | 1 | 0 | 16 MHz | | | | | 1 | 1 | 18 MHz | | | 2 | FSD0 | frequency select display bit 0 | | | | | 3 | FSD1 | frequency select display bit 1 | | | | ## Application Note AN97058 ### TABLE 1 I<sup>2</sup>C-Register REG1 (without PANIC) | Bit | Name | Function | | | |-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|------------------------------------| | | | FSD1 | FSD0 | display frequency | | | | 0 | Х | 27 Mhz | | | | 1 | 0 | 32 MHz | | | | 1 | 1 | 36 MHz | | 4 | AFF | acquisition field frequency (50/60 Hz): 0: 50 Hz 1: 60 Hz | | | | 5 | CINE | 0: normal mode (video processing or automatic detection) 1: forced movie mode (natural motion) | | | | 6 | PHASE | select bit for the phase relation of a movie source for a correct processing in combination with the control bit CINE (For AUTO_MOVIE = 1 automatic control) 0: for ABAB source 1: for BCBC source | | | | 7 | INIT | initializat | ion of the IP | Q module (ECO4, MELZONIC, LIMERIC) | ### TABLE 2 I<sup>2</sup>C-Register REG1 (with PANIC) | Bit | Name | Function | |-----|---------------|------------------------------------------------------------------------------------------------------------------------------------| | 0 | to be cleared | | | 1 | to be set | | | 2 | to be cleared | | | 3 | to be set | | | 4 | AFF | acquisition field frequency (50/60 Hz): 0: 50 Hz 1: 60 Hz | | 5 | CINE | 0: normal mode (video or automatic detection) 1: forced movie mode (natural motion) | | 6 | PHASE | select bit for the phase relation of a movie source in combination with the control bit CINE 0: for ABAB source 1: for BCBC source | | 7 | INIT | initialization of the IPQ module (ECO4, MELZONIC, LIMERIC) | ### TABLE 3 I<sup>2</sup>C-Register REG2 (Field Control) | Bit | Name | Function | |-----|--------------------|------------------------------------------------------------| | 0 | SAT_MODE | 0: satellite mode off 1: satellite mode on | | 1 | HWE1F0 | HWE1 fine delay offset bit0 default: HWE1F0 cleared | | 2 | HWE1F1 | HWE1 fine delay offset bit1 default: HWE1F1 cleared | | 3 | HWE1F2 | HWE1 fine delay offset bit2 default: HWE1F2 cleared | | 4 | HWE1F3 | HWE1 fine delay offset bit3, default: HWE1F3 set | | 5 | LFR | line flicker reduction mode: 0: LFR off 1: LFR on (AA*B*B) | | 6 | P27 | 0: port bit P2.7 cleared 1: port bit P2.7 set | | 7 | NATURAL_<br>MOTION | 0: NATURAL MOTION off 1: NATURAL MOTION active | ### TABLE 4 I<sup>2</sup>C-Register REG3 | Bit | Name | Function | | | | |-----|------|--------------------|-----------------------|-----------------|--| | 0 | NR0 | noise redu | ction bit 0 | | | | 1 | NR1 | noise redu | noise reduction bit 1 | | | | | | NR1 | NR0 | noise reduction | | | | | 0 | 0 | off | | | | | 0 | 1 | low | | | | | 1 | 0 | middle | | | | | 1 | 1 | high | | | 2 | SPS0 | split screen bit 0 | | | | | 3 | SPS1 | split screen bit 1 | | | | # Application Note AN97058 ### TABLE 4 I<sup>2</sup>C-Register REG3 | Bit | Name | Function | | | |-----|------|-------------|------------------|---------------------| | | | SPS1 | SPS0 | split screen | | | | 0 | Х | off | | | | 1 | 0 | horizontal | | | | 1 | 1 | vertical | | 4 | SCF0 | screen fad | le bit 0 (not ye | et implemented) | | 5 | SCF1 | screen fad | le bit 1 (not ye | et implemented) | | | | SCF1 | SCF0 | screen fade | | | | 0 | Х | off | | | | 1 | 0 | fade in | | | | 1 | 1 | fade out | | 6 | PP0 | picture pos | sition bit 0 | | | 7 | PP1 | picture pos | sition bit 1 | | | | | PP1 | PP0 | picture position | | | | 0 | 0 | normal mode | | | | 0 | 1 | compress max. left | | | | 1 | 0 | compress centre | | | | 1 | 1 | compress max. right | ### TABLE 5 I<sup>2</sup>C-Register REG4 | Bit | Name | Function | |-----|-----------|----------------------------------------------------------------------| | 0 | reserved | | | 1 | reserved | | | 2 | SET_BLND | 0: normal mode 1: set BLNDSTA/STO values directly via IIC REGs 16,17 | | 3 | SET_HRE | 0: normal mode 1: set HRESTA/STO values directly via IIC REGs 18, 19 | | 4 | SET_HDDEL | 0: normal mode 1: set HDDEL value directly via IIC REG 20 | # Application Note AN97058 #### TABLE 5 I<sup>2</sup>C-Register REG4 | Bit | Name | Function | |-----|-----------|-------------------------------------------------------------------------------------------------| | 5 | SET_HDMSB | 0: normal mode<br>1: set HDMSB value directly via IIC REG 21 | | 6 | reserved | | | 7 | STP | still picture mode: 0: off 1: on (one field out of AABB, full frame median filtered out of LFR) | ### TABLE 6 I<sup>2</sup>C-Register REG5 (External MPIP Control) (with PANIC) | Bit | Name | Function | |-----|------|------------------------------------------------------------------------------| | 0 | POS0 | PIP position bit 0 | | 1 | POS1 | PIP position bit 1 | | 2 | POS2 | PIP position bit 2 | | 3 | POS3 | PIP position bit 3 | | 4 | FRP | PIP status: 0 = live picture at current PIP position, 1 = freeze current PIP | | 5 | NPIP | number of PIPs 0: 3x3 PIPs 1: 4x3 PIPs | | 6 | MPIP | 0: Multi-PIP off<br>1: Multi-PIP on | | 7 | SPIP | NTSC PIP:<br>0: 50 Hz PIP<br>1: 60 Hz PIP | ### TABLE 7 I<sup>2</sup>C-Register REG6 (Port bit and 27MHz PLL control) | Bit | Name | Function | |-----|------|---------------------------------------------| | 0 | P24 | 0: clear port bit P2.4 1: set port bit P2.4 | | 1 | P22 | 0: clear port bit P2.2 1: set port bit P2.2 | ## Application Note AN97058 ### TABLE 7 I<sup>2</sup>C-Register REG6 (Port bit and 27MHz PLL control) | Bit | Name | Function | |-----|----------------|-------------------------------------------------------------------| | 2 | P23 | 0: clear port bit P2.3 1: set port bit P2.3 | | 3 | TRANS_SET_REGS | 0: normal mode 1: take enable setting according REG 22 | | 4 | P25 | 0: clear port bit P2.5 1: set port bit P2.5 | | 5 | P26 | 0: clear port bit P2.6 1: set port bit P2.6 | | 6 | SET_HOR_DEL | 0: normal mode, HOR_DELAYS=0 1: HOR_DELAYS value taken from REG11 | | 7 | FILL | 0: normal operation 1: fill screen with defined colour | #### TABLE 8 I<sup>2</sup>C-Register REG7 (Vertical shift) | Bit | Name | Function | |-----|--------|--------------------------------------------------------------------------------| | 0 | VWE1D0 | VWE1 delay bit 0 | | 1 | VWE1D1 | VWE1 delay bit 1 | | 2 | VWE1D2 | VWE1 delay bit 2 | | 3 | VWE1D3 | VWE1 delay bit 3 | | 4 | VWE1D4 | VWE1 delay bit 4 | | 5 | VWE1D5 | VWE1 delay bit 5 | | 6 | VWE1D6 | VWE1 delay bit 6 | | 7 | VWE1X | 0: off, normal mode 1: on, vertical write window upwards shiftable by VWE1D0D6 | ### TABLE 9 I<sup>2</sup>C-Register REG8 (Vertical Zoom) | Bit | Name | Fund | Function | | | | | | |-----|----------|----------------------------------------------------|----------------------------------------------------|--------|-------------------|--|--|--| | 0 | VZOOM_0 | Verti | Vertical zoom bit 0, to be cleared | | | | | | | 1 | VZOOM_1 | Verti | cal zo | om bit | : 1 | | | | | 2 | VZOOM_2 | Verti | Vertical zoom bit 2 | | | | | | | 3 | VZOOM_3 | Verti | cal zo | om bit | 2 | | | | | | | V3 | V2 | V1 | Conversion factor | | | | | | | 0 | 0 0 0 1,1 0 0 1 1,25 | | 1,1 | | | | | | | 0 | | | 1,25 | | | | | | | 0 1 0 1,33 0 1 1 1,5 | | | | | | | | | | | | | | | | | | | | 1 0 0 PSC | | | | | | | | 4 | reserved | | | | | | | | | 5 | reserved | | | | | | | | | 6 | reserved | | | | | | | | | 7 | VZOOM | 0: Vertical zoom not active 1: Vertical zoom mode | | | | | | | ### TABLE 10 I<sup>2</sup>C-Register REG9 (Blank fields) (without PANIC) | Bit | Name | Function | |-----|----------|---------------| | 0 | BLANK_F0 | Blank field 0 | | 1 | BLANK_F1 | Blank field 1 | | 2 | BLANK_F2 | Blank field 2 | | 3 | BLANK_F3 | Blank field 3 | | 4 | reserved | | | 5 | reserved | | | 6 | reserved | | | 7 | reserved | | TABLE 11 I<sup>2</sup>C-Register REG9 (Blank fields) (with PANIC) | Bit | Name | Fund | ction | | | | | |-----|----------|------|---------------|---------|------|--------------------------------------|--| | 0 | BLANK_F0 | Blan | Blank field 0 | | | | | | 1 | BLANK_F1 | Blan | k field | l 1 | | | | | 2 | BLANK_F2 | Blan | k field | 12 | | | | | 3 | BLANK_F3 | Blan | k field | 13 | | | | | 4 | PANIC_0 | PAN | IC co | ntrol b | it 0 | | | | 5 | PANIC_1 | PAN | IC co | ntrol b | it 1 | | | | 6 | PANIC_2 | PAN | IC co | ntrol b | it 2 | | | | 7 | PANIC_3 | PAN | IC co | ntrol b | it 3 | | | | | | P3 | P2 | P1 | P0 | mode | | | | | 0 | 0 | 0 | 0 | normal mode | | | | | 0 | 0 | 0 | 1 | hor. zoom factor 1.1 | | | | | 0 | 0 | 1 | 0 | hor. zoom factor 1.25 | | | | | 0 | 0 | 1 | 1 | hor. zoom factor 1.33 | | | | | 0 | 1 | 0 | 0 | hor. zoom factor 1.5 | | | | | 0 | 1 | 0 | 1 | hor. zoom factor 2 | | | | | 0 | 1 | 1 | 0 | reserved | | | | | 0 | 1 | 1 | 1 | reserved | | | | | 1 | 0 | 0 | 0 | hor. linear compress factor 1.33 | | | | | 1 | 0 | 0 | 1 | PANORAMA mode, high nonlinearity | | | | | 1 | 0 | 1 | 0 | PANORAMA mode, moderate nonlinearity | | | | | 1 | 0 | 1 | 1 | reserved | | | | | 1 | 1 | 0 | 0 | reserved | | | | | 1 | 1 | 0 | 1 | reserved | | | | | 1 | 1 | 1 | 0 | reserved | | | | | 1 | 1 | 1 | 1 | reserved | | ### TABLE 12 I<sup>2</sup>C-Register REG10 (Port bit and 27MHz PLL control) | Bit | Name | Function | |-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | NPIP_4x4 | 0: no 4x4 PIP, take NPIP<br>1: 4x4 PIP | | 1 | AUTO_MOVIE | normal mode automatic movie mode activated. In case a movie mode is detected, a movie processing is started and the correct movie phase will be processed | | 2 | Clear_Movie_Flag | 0: normal mode 1: MOVIE_FLAG (AUTO_MOVIE=1) is cleared (forced) | | 3 | P13 | 0: clear port bit P1.3 1: set port bit P1.3 | | 4 | P15 | 0: clear port bit P1.5 1: set port bit P1.5 | | 5 | P34 | 0: clear port bit P3.4 1: set port bit P3.4 | | 6 | P35 | 0: clear port bit P3.5 1: set port bit P3.5 | | 7 | P21 | 0: clear port bit P2.1 1: set port bit P2.1 | ### TABLE 13 I<sup>2</sup>C-Register REG11 (Horizontal delay) | Bit | Name | Function | |-----|------------|--------------------------------------------| | 07 | HOR_DELAYS | direct MELZONIC register HOR_DELAYS access | ### TABLE 14 I<sup>2</sup>C-Register REG12 (LIMERIC) | Bit | Name | Function | |-----|-------|-----------------------------------------------| | 07 | TASTE | direct LIMERIC register access,address F3 hex | ## Application Note AN97058 #### TABLE 15 I<sup>2</sup>C-Register REG13 (LIMERIC) | Bit | Name | Function | | |-----|--------|-----------------------------------------------|--| | 07 | STATUS | direct LIMERIC register access,address F4 hex | | ### TABLE 16 I<sup>2</sup>C-Register REG14 (LIMERIC) | Bit | Name | Function | |-----|------|-----------------------------------------------| | 07 | NE | direct LIMERIC register access,address F5 hex | #### TABLE 17 I<sup>2</sup>C-Register REG15 (LIMERIC) | Bit | Name | Function | |-----|-----------------|-----------------------------------------------| | 07 | NOISE ESTIMATOR | direct LIMERIC register access,address FA hex | ### TABLE 18 I<sup>2</sup>C-Register REG16 (Start value of the BLND signal) | Bit | Name | Function | |-----|---------|---------------------------------------------------------------------| | 07 | BLNDSTA | direct ECO4 control register access, start value of the BLND signal | #### TABLE 19 I<sup>2</sup>C-Register REG17 (Stop value of BLND signal) | Bit | Name | Function | |-----|---------|--------------------------------------------------------------------| | 07 | BLNDSTO | direct ECO4 control register access, stop value of the BLND signal | ## Application Note AN97058 #### TABLE 20 I<sup>2</sup>C-Register REG18 (Start value of the HRE signal) | Bit | Name | Function | |-----|--------|--------------------------------------------------------------------| | 07 | HRESTA | direct ECO4 control register access, start value of the HRE signal | ### TABLE 21 I<sup>2</sup>C-Register REG19 (Stop value of the HRE signal) | Bit | Name | Function | |-----|--------|---------------------------------------------------------------| | 07 | HRESTO | direct ECO4 control register access, stop value of HRE signal | #### TABLE 22 I<sup>2</sup>C-Register REG20 (Value of HDDEL register ECO4) | Bit | Name | Function | |-----|-------|--------------------------------------------------------------------------------------------------------------------------| | 07 | HDDEL | direct ECO4 control register access,HDDEL (horizontal delay with clock accuracy for the display signals of the SAA 4952) | #### TABLE 23 I<sup>2</sup>C-Register REG21 (Value of HDDEL register ECO4) | Bit | Name | Function | |-----|-------|------------------------------------------------------------------------------------| | 07 | HDMSB | direct ECO4 control register access,HDMSB (MSBs of the horizontal display signals) | ### TABLE 24 I<sup>2</sup>C-Register REG22, (MSB control) | Bit | Name | Function | |-----|----------------|-----------------------------------------------------| | 0 | SET_HWE1_DELAY | 0: normal mode<br>1: HWE1 main delay, REG23 is used | ## Application Note AN97058 #### TABLE 24 I<sup>2</sup>C-Register REG22, (MSB control) | Bit | Name | Function | |-----|-----------|-------------------------------------------------------------------------------------| | 1 | SET_HDSTA | 0: normal mode | | | | 1: direct ECO4 control register access, start value of the HD signal via IIC-Reg 24 | | 2 | SET_HDSTO | 0: normal mode | | | | 1: direct ECO4 control register access, stop value of the HD signal via IIC-Reg 25 | | 3 | SET_VDSTA | 0: normal mode | | | | 1: direct ECO4 control register access, start value of the VD signal via IIC-Reg 26 | | 4 | SET_VDSTO | 0: normal mode | | | | 1: direct ECO4 control register access, stop value of the VD signal via IIC-Reg 27 | | 57 | reserved | | The signals HD and VD provide a composite blanking signal for the DAC. ### TABLE 25 I<sup>2</sup>C-Register REG23 (HWE1 Main Delay) | Bit | Name | Function | |-----|------------|--------------------------| | 07 | HWE1_DELAY | HWE1 main delay register | ### TABLE 26 I<sup>2</sup>C-Register REG24 (Start value of HD signal) | Bit | Name | Function | |-----|-------|---------------------------------------------------------------------------------------------------------------------| | 07 | HDSTA | direct ECO4 control register access, start value of the HD signal, horizontal blanking for DAC via ECO4 signal HVCD | ## Application Note AN97058 ### TABLE 27 I2C-Register REG25 (Stop value of the HD signal) | Bit | Name | Function | |-----|-------|------------------------------------------------------------------| | 07 | HDSTO | direct ECO4 control register access, stop value of the HD signal | ### TABLE 28 I<sup>2</sup>C-Register REG26 (Start value of the VD signal) | Bit | Name | Function | | |-----|-------|---------------------------------------------------------------------------------------------------------------|--| | 07 | VDSTA | direct ECO4 control register access, start value of VD signal, vertical blanking for DAC via ECO4 signal HVCD | | ### TABLE 29 I<sup>2</sup>C-Register REG27 (Stop value of the VD signal) | Bit | Name | Function | |-----|-------|--------------------------------------------------------------| | 07 | VDSTO | direct ECO4 control register access, stop value of VD signal | ### TABLE 30 I<sup>2</sup>C-Register REG28 (RELIABILITY SELECT) | Bit | Name | Function | |-----|-----------------|---------------------------------| | 07 | RELIABILITY_SEL | direct MELZONIC register access | #### TABLE 31 I<sup>2</sup>C-Register REG29 (BAD LIMIT) | Bit | Name | Function | | |-----|-----------|-----------------------------------------------------------------------------------------------------------|--| | 07 | BAD_LIMIT | if nr_bad_ranges (MELZONIC read register) > bad limit Natural Motion is switched off, fallback mode = LFR | | ## Application Note AN97058 ### 5.2.2 Acknowledgement of bytes The IPQ $\mu$ C acknowledges always the 26 register bytes (maximum number) independent from their contents. If the master $\mu$ C transmits more than 26 register bytes, the slave $\mu$ C will not acknowledge the following bytes. Application Note AN97058 #### 5.3 Receiving status information from the IPQ μC The IPQ $\mu$ C is able to transmit one status byte and the 2 motion sum registers to the main $\mu$ C. The IPQ $\mu$ C then works as a slave transmitter. ### 5.3.1 I<sup>2</sup>C transmission protocol The I<sup>2</sup>C bus transmission protocol for transmitting the status byte has the following format: | Start | Slave<br>address 69H | Ack | Status<br>bvte | Ack | motion<br>sum A | Ack | motion<br>sum B | NAck | Stop | |-------|----------------------|-----|----------------|-----|-----------------|-----|-----------------|------|------| | | addic33 05i i | | Dyto | | Juiii A | | Suill D | | | ### 5.3.2 Contents of status byte The status byte contains the following information: TABLE 32 Readregister 1, Statusregister | Bit | Name | Function | |-----|----------------------|-----------------------------------------------------------------------------------------------| | 0 | reserved | | | 1 | reserved | | | 2 | reserved | | | 3 | PORT24 | bit setting read from port bit P2.4 0: P2.4=0 1: P2.4=1 | | 4 | MOVIE | a movie source has been detected (AUTO_MOVIE = 1) | | 5 | MOVIE_PHASE_<br>FLAG | 0: standard mode (ABAB in case of MOVIE=1) 1: 180° phase shift (BCBC, MOVIE = 1) | | 6 | READY | 0: not ready to accept IIC command 1: ready to accept IIC command | | 7 | WATCH | Watchdog bit; will be toggled when status byte is read by master $\mu C$ , initialized with 0 | ## Application Note AN97058 #### TABLE 33 Readregister 3, MELZONIC Vector Sum MSByte Field 1 | Bit | Name | Function | |-----|--------------|-----------------------------------------------| | 07 | VECTOR_SUM_A | direct MELZONIC register read, MSByte field 1 | #### TABLE 34 Readregister 3, MELZONIC Vector Sum MSByte Field 2 | Bit | Name | Function | |-----|--------------|-----------------------------------------------| | 07 | VECTOR_SUM_B | direct MELZONIC register read, MSByte field 2 | #### TABLE 35 Readregister 4, MELZONIC NR\_BAD\_RANGES | Bit | Name | Function | |-----|---------------|----------------------------------| | 07 | NR_BAD_RANGES | direct read register of MELZONIC | The ready bit in the first byte will be cleared after the IPQ $\mu$ C has received I<sup>2</sup>C register bytes. It will be set again after the evaluation of all bytes is completed and an external interrupt (VDFL from ECO4) initiating data transfer from IPQ $\mu$ C to ECO4, PANIC, MELZONIC is not currently serviced. #### 5.4 Read-out registers of MELZONIC MELZONIC provides current data of the motion detection to two read-out registers. These data are vector sum and number of bad ranges. #### 5.4.1 VECTOR SUM registers The vector sum register of MELZONIC provides the highest byte of the measured vector sum of the vector length of the processed field. Two MSBytes of vector sums, out of field A and B, are written into the memory of the $\mu$ C. It has to be considered that, due to the data transfer into the memory, the MSBytes in register VECTOR\_SUM\_A and VECTOR\_SUM\_A do not contain real time information. ## Application Note AN97058 #### 5.4.2 NR\_BAD\_RANGES register The MELZONIC register NR\_BAD\_RANGES contains the number of bad ranges in which the motion estimation has failed. The accuracy of the estimation based on a sum of absolute difference criteria is influenced via the threshold reliability select (Reg19). This information is also used to switch off the natural motion processing of MELZONIC by means of a software routine. It can of course also be used for an external control. #### 5.5 Timing aspects The maximum allowed response time between accepting register bytes and the execution of the commands handled by the IPQ $\mu$ C is 90 ms. This time is only relevant when field memory control modes are changed. Field memory control modes are: Movie, Sat, LFR, Still, Multi-PIP mode. When a field memory control mode has been activated, the IPQ $\mu$ C waits max. 40 ms until a new frame starts in LFR mode (4 x 100Hz field repetition time). Then it takes another 40 ms until one new frame has been completely transmitted in order to run the new mode. The maximum allowed total clock stretch time of the IPQ µC within one I2C message is 5 ms. The minimum wait time between sending two I<sup>2</sup>C bus register data packages varies from 12 ms (no field memory control modes have changed) to 90 ms (field memory control modes have changed). If the user wants to make sure that a complete I²C bus register data package is transmitted without being interrupted by VDFL IRQ $\mu$ C routine and the slave $\mu$ C is free for I²C after the master $\mu$ C transmits I²C data, the I²C data package should be transmitted between 3 and 5 ms after VDFL occurred. The slave $\mu$ C sets bit 6 of the status byte when it is ready to accept I²C commands. #### Multi-PIP: The time between one live PIP picture register command to another should not be shorter than 120 ms. Screen fade: As long as this mode is active (86 fields = 860 ms in normal mode), all other mode changes are ignored. #### 6. Functional description The functional description includes the description of all features of the IPQ module which can be controlled over the I²C-bus interface. The evaluation of I<sup>2</sup>C bus register data is done with respect to a certain priority structure, as defined in paragraph 4.1 and shown in Fig. 6. In the following sections certain restrictions on bit settings in the I<sup>2</sup>C register bytes which limit the possibilities of combining field memory control modes (Movie, Sat, LFR, Still, Multi-PIP mode, Progressive Scan) and/or secondary control commands are listed (see chapter 5.2). #### 6.1 Field memory control modes #### 6.1.1 Natural Motion mode Software Control: IIC-Register 2, Bit 7 (NATURAL\_MOTION) This feature of MELZONIC compensates movement artefacts which are caused by field doubling in 100 Hz mode. The Natural Motion Mode which can be activated by the main $\mu$ C software via I<sup>2</sup>C bus will initiate the motion compensation routine of the slave $\mu$ C. The slave $\mu$ C software will read the MELZONIC register ## Application Note AN97058 NR\_BAD\_RANGES. This register will be compared with a free definable constant BAD\_LIMIT. Every time NR\_BAD\_RANGES is greater than BAD\_LIMIT a rollback 3 bit register FC\_RLLBCK will be decremented (in case FC\_RLLBCK > 0), otherwise incremented (in case FC\_RLLBCK < 4). If FC\_RLLBCK reaches 0, the Natural Motion Mode will be disabled, even if the I²C-bus bit NATURAL\_MOTION equals 1. The 100 Hz conversion mode will be switched into the Line Flicker Reduction (LFR) mode, in which no vector based processing is performed. The maximum allowed estimation error (SAD) within a block can be controlled via the register reliability-threshold. The Natural Motion processing has to be adapted to the motion resolution of the source. For this requirement it is necessary to detect if a movie or a video source has to be motion compensated (see chapter 3.2.2). In case of a video source the displayed fields have an upconverted motion resolution of 100 Hz, whereas in case of a movie source the motion resolution is doubled from 25 Hz to 50 Hz. The correct mode (video or movie processing) can be controlled by the user himself or by an automatic routine. #### 6.1.2 LFR mode Software Control: IIC-Register 2, Bit 5 (LFR) The Line Flicker Reduction Mode is the default control mode. It is activated if the control bit LFR is set. In this display mode the sequence of the four 100 Hz fields per input frame is built as follows: The first field is the original field A. The second field is a median filtered field A\*. The median filter uses two lines from field A and the line in between from field B as input information. The third output field B\* is again median filtered. The inputs are derived from two lines taken from field B and the line in between from field A. The last field is the original field B. Control mode: AA\*B\*B (ABAB display raster) Restrictions: The LFR mode cannot be combined with: MPIP (Multi-PIP) GENERATOR Mode Disabled modes: AABB mode, MOVIE mode, SAT mode Combination exclusions secondary control modes: none #### 6.1.3 AABB mode This mode is the field memory control mode which is active if no mode control bits have been set (lowest priority). It is the most simple 100 Hz conversion mode. Only the first field memory is necessary for the field doubling. For low cost concepts it is possible to leave out the MELZONIC. The software control supports both hardware configurations with or without MELZONIC (VRE1 control). Control mode: AABB (AABB display raster) Restrictions: The AABB mode cannot be combined with: MPIP (Multi-PIP) GENERATOR Mode Disabled modes: none Combination exclusions secondary control modes: none Disabled modes: AA\*B\*B mode (LFR), MOVIE mode, SAT mode Combination exclusions secondary control modes: none ## Application Note AN97058 #### 6.1.4 Cine mode Software Control: IIC-Register 1, Bit 5 (CINE) The CINE mode is foreseen for a movie source where the time resolution is only 25/30 Hz. If natural motion is set the converter performs the natural motion movie mode. This means the time resolution of the source is upconverted from 25 Hz to 50 Hz. The sequence of the video fields(odd/even) is not defined in relation to the movie pictures. So the user has to set the bit Phase in the correct status. If AUTO\_MOVIE is set the IPQ $\mu$ C has to find out whether a movie transmission takes place and in which phase relation it is transmitted. A forced activation of the cine mode in case of a video source transmission will cause severe movement effects. Control mode: ABAB, display raster ABAB Activation/restrictions: It is activated if the MOVIE bit is set and the bit AUTO\_MOVIE is cleared (forced MOVIE mode). In case AUTO\_MOVIE is set the mode is only active if the software routine has detected a movie source (automatic movie detection routine). The result of the movie detection is copied to the status byte. CINE mode does not run in the Multi-PIP mode. Disabled modes: LFR mode, SAT mode, AABB mode Combination exclusions secondary control modes: none #### 6.1.5 Phase adaption for the movie processing Software Control: IIC-Register 1, Bit 6 (PHASE) The Phase bit can be set in combination with the bit CINE. It determines the phase relation for the movie processing in relation to the incoming fields. In the automatic movie mode (AUTO\_MOVIE=1) the phase information is generated by the software internally and the control bit PHASE has no influence. Via the status register the phase information can be read. It is coded in the bit PHASE\_Flag. The forced movie mode can be used in case of a PALplus transmission where the information whether a move is transmitted or not can be derived from a special information line. Control mode: ABAB for MOVIE\_PHASE = 0, BCBC for MOVIE\_PHASE = 1 raster (field phase is shifted). Activation: It is activated if the PHASE bit is set together with the bit CINE. AUTO\_MOVIE has to be cleared. Combination exclusions secondary control modes: none #### 6.1.6 Automatic movie mode detection Software Control: IIC-Register 10, Bit 1 (AUTO\_MOVIE) The bit AUTO\_MOVIE activates the software routine to detect whether a video or movie source has to be 100 Hz converted. Furthermore the phase relation between video (odd/even) and movie picture has to be calculated. Activation/Restrictions: It is activated if the AUTO MOVIE bit is set. The movie detection is based on the vector sum which is supplied by the MELZONIC an a read register. This sum is calculated every field and gives an estimation how much movement has taken place between the stored fields in the converter memories. In case of a film source with sufficient movement, the measurement results will alter from field to field between high and low values. The microprocessor filters this data (low pass loops) and generates the movie and phase information. Combination exclusions secondary control modes: none # Application Note AN97058 #### 6.1.7 Multi-PIP Software Control: IIC-Register 5, Bit 6 (MPIP) The Multi-PIP feature uses the field memories of the 100 Hz converter to generate or to support a Multi-PIP display. This function can be used for channel overview or photo-finish. Photo-finish shows a sequence of frozen pictures of one source stored with constant time steps. If the PANIC is implemented in the 100 Hz module an external PIP module is necessary. The PIP display is assumed to be positioned at the bottom right of the screen. The PIP information is written to the desired MPIP position in the memory. If no PANIC is implemented there are two possibilities to implement the MPIP function. The first possibility is described above. For low cost concepts the internal MPIP function of the memory controller SAA 4952 can be used alternatively. In this case no external PIP-Module is required. The PIP pictures however are generated without appropriate filtering and show aliasing effects if the input pictures have a lot of details. #### Function: Multi picture-in-picture active for MPIP = 1, 3x3 MPIP for NPIP=0; 4x3 for NPIP=1 (external PIP) or 4x4 for NPIP=1 (internal PIP processing) The positions are chosen via the bits POS0 to POS3 Combination exclusions secondary control modes: not combinable ### 6.1.8 Still picture Software Control: IIC-Register 4, Bit 8 (STP) It is possible to activate a still picture function in every control mode of the 100 Hz converter. The processing of this option is adapted to the conversion mode being activated before. Control mode: a) AA\*AA\* (full frame median filtered) b) AAAA (single field control) c) ABAB The display raster in still picture is always ABAB. Activation/restrictions: It is activated if the STP bit is set. Disabled modes: none Combination exclusions secondary control modes: none Detail information: If Still picture is performed while Noise reduction is active, a noise reduced frozen picture will be displayed. Still picture mode at the different display modes: Normal mode (AABB) Still Picture mode => AAAA LFR mode (AA\*B\*B) Still Picture mode => AA\*AA\* MOVIE mode(ABAB) Still Picture mode => ABAB SAT mode (A\*A\*B\*B\*) Still Picture mode => A\*A\*A\* # Application Note AN97058 ### 6.1.9 Vertical Zoom Function Software Control: IIC-Register 8, Bits 0 to 3 (VZOOM\_0 to VZOOM\_3), Bit 7 (VZOOM) Activation: It is activated if the VZOOM bit is set. The bits VZOOM\_0 to VZOOM\_4 determine the zoom factor according to the I<sup>2</sup>C register table of REG3. Four different vertical zoom modes are implemented. These zoom factors are 1.1, 1.25, 1.33 and 1.5. The vertical sample rate conversion of MELZONIC can cope with the various letterbox formats. The sample rate conversion is performed on adjacent lines of a frame, the frame information consists of original and median filtered lines. This feature is used to display sources with e.g. 16:9 or 14:9 aspect ratios on 4:3 displays without side panels. #### 6.1.10 Satellite mode Software Control: IIC-Register 2, Bit 0 (SAT) In the satellite mode all the four 100 Hz display fields are derived from the output of the median filter. The median filter filters out details occurring in only one line. This fact can be used to suppress typical FM noise dropouts which normally occur uncorrelated in the field. A bad satellite signal reception can be improved quite effectively in this mode without deteriorating the picture quality. Control mode: A\*A\*B\*B\* (display raster AABB) Activation/Restrictions: Satellite mode is activated if the SAT bit is set. LFR, CINE mode or AABB display raster doesn't run in Satellite mode. ### 6.1.11 Progressive Scan Mode Software Control: IIC-Register 8, Bit 4 (VZOOM\_4) Control mode: 50/60 Hz, 1250/1050 lines (display raster: non-interlaced) If the register REG8 is set to 88 hex a progressive scan mode is activated. The de-interlacing function (line interpolation) is performed with the help of the MELZONIC median filter. This mode could be preferably used for NTSC sources. The number of lines per field (525 lines / 60 Hz) is doubled and additionally the line flicker is removed. For NTSC sources a reduction of the visibility of the line structure is more important than the reduction of large area flicker (60/120 Hz) because a 60 Hz display shows much less large area flicker than a 50 Hz display. Activation /restrictions: It is activated if REG8 is set to 88 hex. Disabled modes: - Movie mode - LFR mode - AABB mode - Still picture mode - MPIP mode Combination exclusions secondary control modes: none Application Note AN97058 ### 6.2 Secondary control commands ### 6.2.1 General Secondary control commands are: (\*: all combinable) - Frequency selection/picture position - Acquisition field frequency (\*) - Noise reduction - Split screen - Screen fade - Peaking (\*) - CTI - Port settings - Initialization command - HWE1 fine delay setup control (\*) - VWE1 delay setup control (\*) ### 6.2.2 Initialization command Software Control: IIC-Register 1, Bit 7 (INIT) **Function**: If the INIT bit is set, the ECO4, (PANIC, LIMERIC) and MELZONIC default values in the $\mu$ C ROM are transmitted to these ICs. A live video picture will be displayed with compression/zoom off, natural motion switched on. ### 6.2.3 Frequency selection (only on modules without SAA 4995, PANIC) Software Control: IIC-Register 1, Bit 0 to 3 (FSA0, FSA1 and FSD0, FSD1) Function: Selection of the horizontal conversion mode (horizontal compression or zoom factor) The following frequency combinations will be accepted by the IPQ $\mu$ C: . | acquisition<br>frequency<br>[MHz] | display<br>frequency<br>[MHz] | mode | compression/<br>zoom factor<br>[%] | |-----------------------------------|-------------------------------|----------|------------------------------------| | 12 | 32 | compress | 33 | | 13.5 | 27 | normal | - | | 13.5 | 32 | compress | 19 | | 13.5 | 36 | compress | 33 | | 16 | 27 | zoom | 19 | | 16 | 32 | normal | - | | 16 | 36 | compress | 12.5 | # Application Note AN97058 | acquisition<br>frequency<br>[MHz] | display<br>frequency<br>[MHz] | mode | compression/<br>zoom factor<br>[%] | |-----------------------------------|-------------------------------|------|------------------------------------| | 18 | 27 | zoom | 33 | | 18 | 32 | zoom | 12.5 | All compression modes can be displayed in centre picture position max. right or in max. left position. The picture position is selected by setting/clearing the PP bits, PP0 and PP1. Combination exclusions: PANIC application: PANIC replaces all these compress/zoom functions, details see section below. ### 6.2.4 PANIC control (only relevant if the SAA 4995 is implemented) Software Control: IIC-Register 9, Bit 4 to 7 (PANIC\_0 to PANIC\_3) Function: 4 different horizontal zoom factors, two different compression modes and a non linear PANORAMA mode are selectable by these four bits, see table below. ### **PANIC** control modes: **TABLE 36** | P3 | P2 | P1 | P0 | mode | |----|----|----|----|-----------------------------------| | 0 | 0 | 0 | 0 | normal mode | | 0 | 0 | 0 | 1 | hor. zoom factor 1.1 | | 0 | 0 | 1 | 0 | hor. zoom factor 1.25 | | 0 | 0 | 1 | 1 | hor. zoom factor 1.33 | | 0 | 1 | 0 | 0 | hor. zoom factor 1.5 | | 0 | 1 | 0 | 1 | hor. zoom factor 2 | | 0 | 1 | 1 | 0 | reserved | | 0 | 1 | 1 | 1 | reserved | | 1 | 0 | 0 | 0 | hor. linear compress factor 1.33 | | 1 | 0 | 0 | 1 | Panorama mode, high nonlinear | | 1 | 0 | 1 | 0 | Panorama mode, moderate nonlinear | | 1 | 0 | 1 | 1 | reserved | | 1 | 1 | 0 | 0 | reserved | | 1 | 1 | 0 | 1 | reserved | | 1 | 1 | 1 | 0 | reserved | | 1 | 1 | 1 | 1 | reserved | ### 6.2.5 Acquisition field frequency Software Control: IIC-Register 01, Bit 4 (AFF) Function: The acquisition field frequency can be switched to 60 Hz by setting the AFF bit in REG1. The software stops the # Application Note AN97058 vertical writing window adapted to the NTSC field length. The software detects if the number of lines per field of incoming source is according to the chosen standard (lines per field). If the field length differs by more than 3 lines the converter activates a single field 100 Hz conversion (AAAA). This improves the quality of VCRs in trick modes (fast forward, fast backward) compared to 50 Hz receivers. To have a correct switching from the normal mode to the single field mode the AFF bit has to controlled according to the source. Dependencies/exclusions: None ### 6.2.6 Noise reduction Software Control: IIC-Register 3, Bit 0 and 1 (NR0, NR1) #### Function: 3 different adaptive noise reduction curves are selectable via the I<sup>2</sup>C bus. These setting are also relevant for the amount of noise reduction when activating split screen. Combination exclusion: None Activation: It is activated if one of the bits NR0 or NR1 is set, see below. ### Noise reduction setting: Noise reduction "Off" NR1=0 NR0=0 Noise reduction "Low" NR1=0 NR0=1 Noise reduction "Middle" NR1=1 NR0=0Noise reduction "High" NR1=1 NR0=1 The noise reduction is based on recursive filtering. The recursive filter loop is built up in the 100 Hz domain. The second field memory serves as the field delay and contains the noise reduced picture. The ratio between recirculated information and new data from the incoming source is adapted via a motion detector automatically. The motion detection bases on the investigation of luminance differences (absolute differences) calculated between the output of memory 1 (new data) and the old data from memory 2. ### 6.2.7 Split screen function Software Control: IIC-Register 3, Bit 2 and 3 (SPS0, SPS1) The split screen command declares a box in which the currently active adaptive noise reduction is enabled whereas the rest of the screen is displayed with noise reduction switched off. The box may split the screen display in two halves horizontally or vertically. Split screen will not be activated if noise reduction is switched off. Combination exclusions: compress, screen fade (Split screen has lower priority than screen fade). ### 6.2.8 Screen fade function Software Control: IIC-Register 3, Bit 4 and 5 (SCF0, SCF1) ### Function: The screen fade feature can be used to "fade out" a picture like closing curtains. This is done by the control SW by continuously changing the setting of the horizontal blanking for the DAC until a completely black picture is visible. The function is also available the other way round where the picture is "faded in" starting from a black display. Screen fade has a higher priority than split screen. Application Note AN97058 Combination exclusions: see main functional flow chart ### 6.2.9 µC port control Software Control: IIC-Register 6, Bit 0 to 2 and bits 4 and 5 (P24, P22, P23, P25, P26), IIC-Register 10 Bit 3 to 7 (P13, P15, P34, P35, P21. Function: This function enables the $\mu$ C master to set/clear IPQ port bits via the I<sup>2</sup>C bus. The port bit P2.4 is reflected to bit PORT, STATUS register: The port pin P2.4 is read in order to check whether the bit is held low by an external device. Combination exclusions: None ### 6.2.10 MELZONIC control, byte HOR\_DELAYS Software Control: IIC-Register 6, Bit 6 (SET\_HOR\_DEL) Function: Direct MELZONIC register access via I2C-bus. If the control bit SET\_HOR\_DEL is set the MELZONIC control byte HOR\_DELAYS (SNERT address 1Eh) can be directly accessed via I<sup>2</sup>C-bus register REG11. The bits 0 to 2 determine the horizontal delay (0 to 7 clock periods) of the luminance data in relation to the U/V input data from field memory 1. The bits 3, 4 determine a pulse shift with clock accuracy (1 to 4 clocks) for the horizontal reference signal (HREF). This setting has to be programmed in a way that the internal reformatting of the 4:1:1 colour difference data does not fail. The bits 5, 6 determine a pulse shift (1 to 4 clocks) for the write enable output signal (WE2\_OUT). The signal WE2 has to ensure that the data being read from memory 1 are written correctly into the second field memory. ### 6.2.11 HDDEL control Software Control: IIC-Register 4, Bit 4 (SET\_HDDEL) If the control bit 4 of IIC register 4 is set, a direct access to the SAA 4952 HDDEL register is enabled via the IIC register 13. The HDDEL register allows to delay the horizontal display signals to be delayed with clock accuracy. The signals concerned are HRE, HWE2, BLND and HD. ### 6.2.12 HD control Software Control: IIC-Register 22, Bit 1 and 2 (SET\_HDSTA/STO) If the control bits 1 and 2 of IIC register 22 are set and the bit TRANS\_SET\_REGS (bit 3, REG 6) is set a direct access to the SAA 4952 HD start and stop registers is enabled via IIC registers 14, 15. A completely new definition of the signals can be achieved in combination with the control bytes HDSTA and HDSTO. MSB control can be executed by the bits MSB\_HDSTA and MSB\_HDSTO via the IIC register 21, details see section MSB control. #### 6.2.13 VD control Software Control: IIC-Register 22, Bits 3 and 4 (SET\_VDSTA/STO) If the control bits 3 and 4 of IIC register 22 are set and the bit TRANS\_SET\_REGS (bit 3, REG 6) is set as well a direct access to the SAA 4952 VD start and stop registers is enabled via IIC registers 16, 17. # Application Note AN97058 ### 6.2.14 RELIABILITY control Software Control: IIC-Register 19, (RELIABILITY\_SEL) Via the IIC register RELIABILITY\_SEL the value for the Melzonic register reliability\_select can be changed from the default value 3F hex, which is transmitted to the SAA 4991 as long as no other value is chosen via register 19. ### 6.2.15 BAD LIMIT control Software Control: IIC-Register 20, (BAD\_LIMIT) Via the IIC register BAD\_LIMIT a new value for BAD\_LIMIT can be defined. A software subroutine continuously processes a comparison between this defined bad limit value and read-out number bad ranges of MELZONIC (register 2B). If the number bad ranges are greater than bad limit Natural Motion processing is switched off. ### 6.2.16 HD MSB control Software Control: IIC-Register 4, Bit 5 (SET\_HDMSB) If the control bit 5 of IIC register 4 is set a direct access to the SAA 4952 HDMSB register is enabled via the IIC register 21. The MSB register defines the MSBs of the 9 Bit start and stop values of the horizontal display signals HD, HRE and HWE2. ### 6.2.17 HWE1 fine delay function Software Control: IIC-Register 2, Bits 1 to 4 (HWE1F0 to HWE1F3) Function: By changing the bits HWE1F0..HWE1F3, the default values of HWE1STA/STO can be modified. The window width is kept constant. The timing is shifted with acquisition clock accuracy ### 6.2.18 HWE1 main delay function Software Control: IIC-Register 22, Bit 0 (SET\_HWE1\_DELAY) Function: If the bit SET\_HWE1\_DELAY is set the HWE1 window (horizontal writing window of the memory 1 can be shifted in a wide range with an accuracy of two acquisition clocks via IIC register 23. ### 6.2.19 VWE1 delay function Software Control: IIC-Register 7 (VWE1D0 to VWE1D6 and VWE1X) If the bit VWE1X is set to 1, the start of vertical writing window can be delayed via the control bits VWE1D0...D6. In case VWE1X = 0, the normal mode (default vertical write window) is processed. ### 6.2.20 Field blanking function Software Control: IIC-Register 9, Bits 0-3, (BLANK F0 - BLANK F3) # Application Note AN97058 The Blank Field Mode allows the user to define which fields of the sequence of the 100 Hz display fields are displayed or blanked. If the AABB mode is active a blanking of every second field generates a display which is similar to a standard 50 Hz projection. The elimination of the large area flicker can be demonstrated by switching from this mode to a normal 100 Hz display. ### 6.2.21 NPIP Software Control: IIC-Register 5, Bit 5 (NPIP) Function: 4x3 PIP for external PIP modules. This bit enables the external 4x3 PIP display. ### 6.2.22 SPIP Software Control: IIC-Register 5, Bit 7 (SPIP) The field frequency of the PIP processing is defined by the bit SPIP. The timing of the PIP processing can be adapted to a 50Hz or 60Hz field frequency. If the bit SPIP is set to 1, NTSC PIP is selected and the timing is adapted to 60Hz field frequency. ### 6.2.23 P23 (FILL) Software Control: IIC-Register 6, Bit 2 (P23 or FILL) Function: Generation of a constant fill or background colour. If the fill bit is set the ADC outputs are disabled. Via pull-up or pull-down resistors a constant luminance and colour difference value can be forced on the data bus. This constant data can be stored in the memories of the upconverter to obtain a background for the Multi-PIP display or to have a desired background for display on screen applications. ### 6.2.24 P27 (PLLMID) Software Control: IIC-Register 2, Bit 6 (P27 or PLLMID) Function: Decoupling of the 27 MHz PLL (free-running PLL) Via the control bit PLLMID the deflection PLL can be set into a free-running mode. In this case the display is decoupled from the horizontal reference. In combination with the generator mode the display can be completely decoupled from the source. This mode is necessary for the internal Multi-PIP where the display has to be stable in case of switching the source. ### 7. SNERT and Parallel interface Via the SNERT and the Parallel interface all register data for PANIC, MELZONIC and ECO4 is transmitted [3]. ### 7.1 SNERT interface All register data to PANIC and MELZONIC is transmitted/received via the SNERT interface of the IPQ $\mu$ C. The SNERT interface is initialized to run in control mode 0, which means that the serial interface describes an input/output extension by shift registers with a baud rate of 1/12 of the $\mu$ C clock frequency. Application Note AN97058 ### 7.1.1 PANIC data transmission/reception The IPQ µC sends 9 registers to PANIC after every second VDFL synchronized to the incoming fields. ### 7.1.2 MELZONIC data transmission The IPQ µC sends after each VDFL 17 registers to MELZONIC. The IPQ µC transmits only one of the two registers Vbox\_start\_I and Vboxstart\_h according to the setting of bit 8. The same applies for the registers Vboxstop\_I and Vbox\_stop\_h. ### 7.2 Parallel interface Here all 25 ECO4 register data bytes are transmitted. In addition to the transmission of register data the IPQ $\mu$ C reads field information from the SAA4952 each VDFL. The field information tells the IPQ $\mu$ C which one of 4 fields in a frame is currently active. The read/write timing with ECO4 is done according to the read/write operation to external memory specified in the data sheet of the IPQ $\mu$ C. The signals WRN and RDN of the IPQ $\mu$ C are wired OR connected to WRD, ECO4. ALE is directly connected to ECO4. ### 8. Function control of VEDA (SAA 7165) All VEDA functions like Peaking, Coring and CTI are directly controlled via I<sup>2</sup>C-bus by the master µC. The slave address is 1011 111X $X = R/\overline{W}$ control bit - a) X = 0, order to write (device is slave receiver) - b) X = 1, order to read (device is slave transmitter) ### 8.0.1 Y,U,V input data format The Y,U,V input data format is 4:1:1 and two's complement data code with 8 bit chrominance signal resolution in the IPQ board. This data format has to be selected for VEDA. ### U, V input signal data: 4:1:1 data format is processed, if the IFF bit in subaddress 02 is cleared. Two's complement data code is selected if the DRP bit is cleared. 8 bit chrominance resolution is processed if the R78 bit is set (subaddress 03). Remark: VEDA is able to handle both, 4:1:1 and 4:2:2 Y,U,V data with 7 or 8 bit chrominance resolution. ### Y input signal data: A blanking level of 0 LSB has to be set for the Y output DAC. This is achieved if the bit BLV is set (subaddress 03). # Application Note AN97058 Default bit addressing for VEDA, without Peaking and Coring but active CTI function: **TABLE 37** | Subaddress | Data in Hex | |------------|-------------| | 01 | 00 | | 02 | 03 | | 03 | 06 | ### 8.0.2 Peaking #### Function: Transversal filtering is applied to the Y signal (data). Peaking increases the amplitude frequency response of the Y signal in certain frequency range. Furthermore it modifies the transient signal response due to linear phase filtering. By means of peaking, the bandwidth reduction due to attenuations in the signal path can be compensated on the Y signal. Y signal peaking is provided with 4 different degrees. The characteristic transversal filter can be modified too, see bit explanation below. The degree of peaking is selectable by the bits WG0 and WG1 The characteristic of the peaking filter is selectable by the bits BP1 and BP0 (subaddress 01). Even bandpass filtering can be applied. This is activated, if the BFB bit is cleared and bypass mode is set. Details concerning the peaking functions, peaking degrees, bandpass filtering and bit addressing, are given in the VEDA data sheet. #### 8.0.3 CTI ### Function: The colour difference signal transients of both colour difference (U,V data) signals are shortened by a special non-linear signal processing. The intention of the CTI function is to improve the picture display definition. The degree of transient improvement on the U and V signal data can be chosen and thus matched to the rise and fall times of the U and V input signal data by the bits GA1, GA0 and CMO. The DCTI gain factor is set by the bits GA1 and GA0. Choice modification is selectable by the CMO bit. The U an V input signal data code is selectable, two's complement bit DRP=0 or offset binary bit DRP=1. Remark: The DRP bit has to be cleared in this VEDA application, see also default addressing. # Application Note AN97058 ### 9. Interface Signals IPQ Module ST1 Analog Output Signals recommended load >= 10 KOhm Y100 luminance signal (315mVpp), with implemented output divider, DC-coupled -(R-Y)100 colour difference signal (1.0Vpp), 75% saturation, DC-coupled \*) -(B-Y)100 colour difference signal (1.26Vpp), 75% saturation, AC-coupled \*) \*): 5 % lower voltage than nom. values - compensated by higher saturation in the video processor. ST2 Analog Input Signals nom. input level ADC 1 Vpp, inputs AC-coupled Y50 luminance input signal (input level depends on gain setting of the preamplifier) -(R-Y)50 colour difference input signal (1.05 Vpp), 75% saturation -(B-Y)50 colour difference input signal (1.33 Vpp), 75% saturation ST3 Sync Input Signals DFLBK\_I deflection burst key input (hor. reference input for 27 MHz deflection PLL), TTL level, for not Golden Scart mode this input can be connected to ABK SGSC\_I Switching signal for DFLK\_I signal in Golden Scart mode, TTL-output ABK horizontal reference pulse for the acquisition PLL, TTL level, derived burst pulse from sandcastle VACQ vertical synchronization pulse, 50 / 60 Hz, TTL level pos. STROBE input signal, connect to SAA4952, to overrule still picture function with pixel accuracy e.g. live PIP on frozen background, TTL level. ST4 Supply +5V 450 +/- 50 mA +8V 180 +/- 20 mA ST5 Deflection pulses and IIC-Bus LLDFLO 27 MHz deflection clock output (TTL level) HDFL hor. deflection pulse, pos. TTL VDFL vertical deflection pulse, pos. TTL SCL IIC bus clock, TTL Application Note AN97058 SDA IIC bus data, TTL | CLK | OUT | LOAD | tplh | tphl | |-------|------|------|------|------| | | | (pF) | (ns) | (ns) | | LLDFL | HDFL | 25 | 12.8 | 15.8 | | LLDFL | VDFL | 25 | 24.6 | 27.6 | Conditions:VDD = 4.5 V;Tj = +85°C (worst case) File: TIM\_HV.WMF / 97-02-05 Ke Fig.7 Timing diagram for the clock relation of HDFL and VDFL ### ST6 Feature Interface The IPQ board MK6 is equipped with a 50/60 Hz digital signal interface for add-on boards. The interface provides: - Y and colour difference signals in the standard 4:1:1 data format, - an acquisition clock signal, - a write enable signal, - a SNERT bus interface and - + 5V supply This interface is intended for a PALplus- or a Limeric- (SAA 4945) add-on board. If no add-on board shall be used all inputs and outputs of the interface have to be bridged by a certain bridge plug. The PALplus application and the add-on board is decribed in the application note [AN95126]. # Application Note AN97058 ### 10. Mechanical Outlines File: MECHOUT.WMF / 97-02-05 Ke Fig.8 Mechanical outlines ### 11. Alignment The only components which need to be adjusted are the coils of the VCOs. - 1. The IPQ Module has to be initialized. The deflection PLL is adjusted via L7. The voltage at C62 should be 3.0 V if a 15.625 KHz reference pulse (ABK) is applied to the circuit. The rising edges of the signals ABK and HRDFL are synchronized by the PLL. - 2. The acquisition PLL has to be adjusted for the three possible clock frequencies. The alignment is started with the highest frequency of 18 MHz. The correct frequency mode is activated via the IIC bus (see register 1 <03>, software protocol). In this mode the coils L3 and L6 are short-circuited to achieve the highest frequency of the oscillator circuit. The frequency and phase adjustment is done with L5 in that way, that the rising edge of the signal HRA occurs in the middle of the positive ABK pulse. In the next step the 16 MHz is adjusted by means of L6 in the same way, after a correct mode of the SAA4952 has been activated (Register 1 < 02 >). Finally the lowest acquisition frequency of 13.5 MHz is aligned by means of L3, while Register 1 is set to <01>. # Application Note AN97058 If PANIC is used the procedure above is reduced to the adjustment of only one acquisition frequency which equals 32 MHz. The alignment is done with L5 like described above. The coils L3 and L6 are not used and can be replaced and or short-circuit by a wire on the board. 3. The display PLL is locked to the horizontal display pulse HDFL. The adjustment is done in a way that both display frequencies 32 MHz and 36 MHz can be generated by the PLL without coil switching. The time relation between HDFL and HRD has to be checked by scope. The display frequency is switched between 32 MHz (Register 1 <0A>) and 36 MHz (Register 1 <0D>). The rising edge of HRD has to occur within the high period of HDFL. File: TIM\_HHH.WMF / 97-02-05 Ke Fig.9 Time relation between HDFL and HRD (32MHz and 36MHz) After adjustment T1 and T2 should be equal (see above). #### 12. Useful hints In this chapter some hints are given how to proceed in case of malfunction of the IPQ Module. For a proper function of the module it is fundamental that the deflection PLL is working. The 27 MHz clock is used for the parallel interface of the SAA 4952 internally, so the memory controller can only be initialized if this clock is present. The signals related to the deflection and all vertical control signals (e.g. VWE1) are processed by 27 MHz. The u-Controller of the IPQ module is interrupted by an inverted VDFL pulse. If there are IIC-bus problems, this signal should be checked. If mistakes occur in the picture, which seem to be related to a malfunction in the digital data path, it is useful to check the picture with LFR and noise reduction switched off. In this case only field memory 1 is active and it is easy to decide whether the mistake occurs in the feedback loop including field memory 2 or not. In case of wrong analog signal levels at the output, the input signals of the TDA 8755 should be checked. The converter has a total range of 1 Vpp for all the three inputs (pin 3, 7, 9). ### 13. IPQ Module MK7 V1 circuit diagrams Fig.10 Circuit diagram of the AD converter Fig.11 Circuit diagram of the memories and MELZONIC Fig.12 Circuit diagram of the ECO4 and µ-Controller Fig.13 Circuit diagram of the Acquisition PLL Fig.14 Circuit diagram of the Deflection PLL Fig.15 Circuit diagram of the DIsplay PLL Fig.16 Circuit diagram of VEDA Fig.17 Circuit diagram of the supply circuit Fig.18 Circuit diagram of PANIC & Feature Slot # 14. Modified circuit parts for the IPQ application without Panorama IC Fig.19 Circuit diagram of the Acquisition PLL, without PANIC Fig.20 Circuit diagram of the Feature Slot, without PANIC ### 15. Assembly Plan Fig.21 Top view of the completely assembled IPQ Module # Application Note AN97058 ### 16. Material list ### **TABLE 38 Resistors** | Package | Part number | Value (Ohm) | Specification | |---------|-------------|-------------|-----------------------------| | | R1 | 5k6 | | | | R2 | 240 | 5 % tolerance, Philips RC01 | | S1206 | R3 | 100 | | | | R4 | 300 | 1 % tolerance, Philips RC01 | | | R5 | 1k5 | 5 % tolerance, Philips RC01 | | | R6 | 220 | 1 % tolerance, Philips RC01 | | | R7 | 1k | | | | R8 | 1k | | | | R9 | 5k6 | 5 % tolerance, Philips RC01 | | | R10 | 240 | | | | R11 | 100 | | | | R12 | 100 | 1 % tolerance, Philips RC01 | | | R13 | 2k4 | 5 % tolerance, Philips RC01 | | | R14 | 220 | 1 % tolerance, Philips RC01 | | | R15 | 680 | | | | R16 | 680 | | | S1206 | R17 | 5k6 | 5 % tolerance, Philips RC01 | | | R18 | 240 | | | | R19 | 100 | | | | R20 | 220 | 1 % tolerance, Philips RC01 | | | R21 | 2k4 | 5 % tolerance, Philips RC01 | | | R22 | 220 | 1 % tolerance, Philips RC01 | | | R23 | 680 | | | | R24 | 100 | 5 % tolerance, Philips RC01 | | | R25 | 680 | | | | R26 | 0 | Philips RC01 | | | R27 | 10 | 5 % tolerance, Philips RC01 | | | R28 | not impl. | | # Application Note AN97058 **TABLE 38 Resistors** | Package | Part number | Value (Ohm) | Specification | |---------|-------------|---------------|-----------------------------| | SIP10 | R29 | 2k2 | resistor array, 9 x 2k2 | | | R30 | 0 | Philips RC01 | | | R31 | 10k | | | | R32 | 10k | | | | R33 *) | 2k2 | | | | R34 *) | 4k7 | | | | R35 *) | 1k | | | | R36 *) | 4k7 | | | | R37 | 10 | | | | R38 | 100 or 220 #) | | | | R39 *) | 2k2 | | | | R40 | 1k5 | | | | R41 *) | 4k7 | | | | R42 *) | 1k | | | S1206 | R43 *) | 4k7 | | | 31200 | R44 | 4k7 | 5 % tolerance, Philips RC01 | | | R45 | 10k | | | | R46 | 33k | | | | R47 | 2k7 | | | | R48 | 220 | | | | R49 | 10k | | | | R50 | 100k | | | | R51 | 100k | | | | R52 | 100k | | | | R54 | 4k7 | | | | R55 | 4k7 | | | | R56 | 220 | | | | R57 | 1k5 | | | | R58 | 100k | | # Application Note AN97058 **TABLE 38 Resistors** | Package | Part number | Value (Ohm) | Specification | |---------|-------------|---------------|-----------------------------| | | R59 | 2k7 | | | | R60 | 220 | | | | R61 | 120k | | | | R62 | 8k2 | | | | R63 | 1k | | | | R64 | 1k | | | | R65 | 10 | | | | R66 | 150 or 220 #) | | | | R67 | 1k5 | | | | R68 | 10k | | | | R69 | 4k7 | 5 % tolerance, Philips RC01 | | | R70 | 33k | | | | R71 | 2k7 | | | | R72 | 220 | | | S1206 | R73 | 10k | | | | R74 | 51 | | | | R75 | 75 | | | | R76 | 240 | | | | R77 | 5k6 | | | | R78 | 100 | | | | R79 | 51 | | | | R80 | 62 | 1 % tolerance | | | R81 | 75 | 5 % tolerance, Philips RC01 | | | R82 | 2k4 | 5 % tolerance, Frimps NCO1 | | | R83 | 220 | 1 % tolerance | | | R84 | 51 | 5 % tolerance, Philips RC01 | | | R85 | 10k | 3 70 tolerance, Frimps NOOT | | | R86 | 0 | Philips RC01 | | | R87 | 75 | 5 % tolerance, Philips RC01 | # Application Note AN97058 **TABLE 38 Resistors** | Package | Part number | Value (Ohm) | Specification | |---------|-------------|-------------|------------------------------| | | R88 | 10 | | | | R90 | 220 | | | | R91 | | | | | R92 | | | | | R93 | 47K | | | | R94 | 47K | | | | R95 | 47K | | | | R96 | 47K | | | S1206 | R97 | 47K | 5 % tolerance, Philips RC01 | | 31200 | R98 | 47K | 5 % tolerance, Frillips RC01 | | | R99 | 47K | | | | R100 | 47K | | | | R101 | 47K | | | | R102 | 47K | | | | R102 | 47K | | | | R103 | 47K | | | | R104 | 47K | | | | R105 | 1k | | | Package | Part number | Value<br>(Farad) | Specification | |-------------------------|-------------|------------------|-----------------------------------------------------------| | S1206 | C1 | 10n | Philips Standard Series X7R | | Pin spacing: | C2 | 10μ | Dhiling electrolytic conneitor DLD 5 424 46V/ 25V/radial | | 2.54 mm | C3 | 4μ7 | Philips electrolytic capacitor RLP 5-134, 16V, 25V radial | | | C4 | 220n | | | S1206 | C5 | 18n | Philips Standard Series X7R | | 31200 | C6 | 100n | - Fillips Standard Series X/K | | | C7 | 100n | | | Pin spacing:<br>5.08 mm | C8 | 10μ | Standard El. Capacitor 16V, radial | | Pin spacing: | C9 | 10μ | Dhiling electrolytic conneitor DLD 5 424 46V/ 25V/radial | | 2.54 mm | C10 | 4µ7 | Philips electrolytic capacitor RLP 5-134, 16V, 25V radial | | S1206 | C11 | 220p | Dhiling Ctandard Carica V7D | | 31200 | C12 | 220p | - Philips Standard Series X7R | | Pin spacing: | C13 | 1µ5 | Philips Tantalum 16V radial | | 2.54 mm | C14 | 4µ7 | Philips electrolytic capacitor RLP 5-134, 16V radial | | S1206 | C15 | 100n | Philips Standard Series X7R | | Pin spacing:<br>2.54 mm | C16 | 10μ | Philips electrolytic capacitor RLP 5-134, 16V radial | | | C17 | 33n | | | | C18 | 33n | | | | C19 | 15p | | | | C20 | 220p | | | | C21 | 220p | | | S1206 | C22 | 220n | Philips Standard Series X7R | | | C23 | 100n | | | | C24 | 100n | | | | C25 | 100n | | | | C26 | 100n | | | | C27 | 100n | | # Application Note AN97058 | Package | Part number | Value<br>(Farad) | Specification | |-------------------------|-------------|------------------|------------------------------------------------------| | | C28 | 100n | | | S1206 | C29 | 100n | | | 31200 | C30 | 100n | Philips Standard Series X7R | | | C31 | 39p | | | Pin spacing:<br>2.54 mm | C32 | 2µ2 | Philips electrolytic capacitor RLP 5-134, 35V radial | | | C33 | 100n | | | | C34 | 100n | | | | C35 | 100n | | | | C36 | 100n | | | S1206 | C37 | 100n | Philips Standard Series X7R | | | C38 | 22p | | | | C39 | 22p | | | | C40 *) | 10n | | | | C41 | 100n | | | Pin spacing:<br>2.54 mm | C42 | 10μ | Philips electrolytic capacitor RLP 5-134,16V radial | | | C43 | 100n | | | | C44 | 100n | | | | C45 | 220p | | | | C46 | 220p | | | | C47 *) | 10n | | | S1206 | C48 | 330p | Philips Standard Series X7R | | | C49 | 100n | | | | C50 | 2n7 | | | | C51 | 10n | | | | C52 | 100n | | | | C53 | 100n | | | Pin spacing:<br>2.54 mm | C54 | 10μ | Philips electrolytic capacitor RLP 5-134,16V radial | # Application Note AN97058 | Package | Part number | Value<br>(Farad) | Specification | |-------------------------|-------------|------------------|------------------------------------------------------| | | C55 | 100n | | | | C56 | 68p | | | | C57 | 2.2p | | | | C58 | 100n | | | S1206 | C59 | 68p | Philips Standard Series X7R | | | C60 | 220p | | | | C61 | 330p | | | | C62 | 10n | | | | C63 | 47n | | | Pin spacing:<br>2.54 mm | C64 | 4u7F | Philips electrolytic capacitor RLP 5-134, 25V radial | | | C65 | 100n | | | S1206 | C66 | 100p | Philips Standard Series X7R | | | C67 100n | | | | Pin spacing:<br>2.54 mm | C68 | 10μ | Philips electrolytic capacitor RLP 5-134, 25V radial | | | C69 | 100n | | | | C70 | 100p | ] | | | C71 | 330p | | | | C72 | 100n | | | C420C | C73 | 2n7 | Dhiling Chandard Carios VZD | | S1206 | C74 | 10n | Philips Standard Series X7R | | | C75 | 15p | | | | C76 | 120p | 1 | | | C77 | 120p | | | | C78 | 15p | | | Pin spacing:<br>2.54 mm | C79 | 10μ | Philips electrolytic capacitor RLP 5-134,16V radial | # Application Note AN97058 | Package | Part number | Value<br>(Farad) | Specification | | |-------------------------|-------------|------------------|-------------------------------------|--| | | C80 | 120p | | | | | C81 | 120p | | | | | C82 | 15p | | | | | C83 | 120p | | | | | C84 | 120p | | | | S1206 | C85 | 100n | Philips Standard Series X7R | | | | C86 | 100n | | | | | C87 | 100n | | | | | C88 | 100n | | | | | C89 | 100n | | | | | C90 | 100n | | | | Pin spacing: | C91 | 10μ | Standard El. Canacitor 16\/, radial | | | 5.08 mm | C92 | 10μ | Standard El. Capacitor 16V, radial | | | S1206 | C93 | 100n | Philips Standard Series X7R | | | Pin spacing:<br>5.08 mm | C94 | 22µ | Standard El. Capacitor 16V, radial | | | S1206 | C95 | 100n | Philips Standard Series X7R | | | Pin spacing:<br>5.08 mm | C96 | 22µ | Standard El. Capacitor 16V, radial | | | S1206 | C97 | 100n | Philips Standard Series X7R | | | Pin spacing:<br>5.08 mm | C98 | 22µ | Standard El. Capacitor 16V, radial | | | S1206 | C99 | 100n | Philips Standard Series X7R | | | Pin spacing:<br>5.08 mm | C100 | 22µ | Standard El. Capacitor 16V, radial | | | S1206 | C101 | 100n | | | | S1206 | C105 | 22p | | | | S1206 | C106 *) | 100n | Philips Standard Series X7R | | | S1206 | C107 *) | 100n | | | | S1206 | C108 *) | 100n | | | # Application Note AN97058 ### **TABLE 39 Capacitors** | Package | Part number | Value<br>(Farad) | Specification | |-------------------------|-------------|------------------|------------------------------------| | Pin spacing:<br>5.08 mm | C109 | 1μ | Standard El. Capacitor 50V, radial | ### TABLE 40 ICs | Package | Part number | Device | Specification | | |---------------------|-------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | SOL32 | IC1 | TDA8755T | Triple ADC, Philips CAEN | | | SSOP36 | IC2 | TMS4C2970-26DT | Field memories. Toyon Instruments | | | 330730 | IC3 | TMS4C2970-26DT | Field memories, Texas Instruments | | | PLCC44 | IC4 | SAA716WP | VEDA, Philips Semiconductors | | | SO14 | IC5 | N74F04D | Hex Inverter, Philips Semiconductors | | | PLCC44 | IC6 | SAA4952WP | ECO4 Memory Controller, Philips Semiconductors | | | PLCC44<br>on socket | IC7 | P83C654FBA ROM<br>version or<br>S87C654-4A44<br>EPROM version | 8 bit Microcontroller, Philips Semiconductors<br>(should be implemented on surface mount PLCC<br>socket, pads of socket and IC identical)<br>PCS-044SMU-11, AUGAT) | | | TO-92 | IC8 | 78L05ACP | Voltage Regulator | | | SO14 | IC9 | 74HCT4066T | Quad bilateral switches | | | SO14 | IC10 | 74F08D | Quad AND gates | | | TO-92 | IC11 | 78L05ACP | Voltage Regulator | | | SO16 | IC12 | 74HCT4046AT | Digital Phase comparator | | | TO-92 | IC14 | 78L05ACP | Voltage Regulator | | | SO14 | IC15 | 74HCT4066T | Quad bilateral switches | | | SO14 | IC16 | 74F08D | Quad AND gates | | | QFP80 | IC 20 | SAA4991 | MELZONIC, Philips Semiconductors | | | TO-92 | IC18 | 78L05ACP | Voltage Regulator | | | PLCC44 | IC19 #) | SAA4995WP | PANIC, Philips Semiconductors, #)optional | | **TABLE 41 Discrete Semiconductors** | Package | Part number | Device | Specification | | |---------|-------------|--------|-------------------------------------------|--| | | D1 *) | BAS16 | Diode, Philips Semiconductors | | | | D2 *) | DASIO | | | | | D3 | BBY40 | Cap. Diode, Philips Semiconductors | | | | D4 | | | | | | D5 *) | BAS16 | Diode, Philips Semiconductors | | | | D6 *) | | | | | | D7 | BBY40 | Can Diada Philips Caminandustara | | | | D8 | BBY40 | Cap. Diode, Philips Semiconductors | | | | D9 | BAS16 | Diode, Philips Semiconductors | | | | D10 | BBY40 | Cap. Diode, Philips Semiconductors | | | | D11 | DACAC | Diode, Philips Semiconductors | | | | D12 | BAS16 | | | | SOT23 | | | | | | 30123 | T1 | BC858 | PNP Transistor, Philips Semiconductors | | | | T2 | BC848 | NPN Transistor, Philips Semiconductors | | | | Т3 | BC858 | PNP Transistor, Philips Semiconductors | | | | T4 | BC848 | NPN Transistor, Philips Semiconductors | | | | T5 | BC858 | PNP Transistor, Philips Semiconductors | | | | Т6 | BC848 | NPN Transistor, Philips Semiconductors | | | | T7 *) | BC848 | NPN Transistor, Philips Semiconductors | | | | Т8 | BF550 | PNP HF-Transistor, Philips Semiconductors | | | | T9 *) | BC848 | NPN Transistor, Philips Semiconductors | | | | T10 | BF550 | PNP HF-Transistor, Philips Semiconductors | | | | T11 | BF550 | PNP HF-Transistor, Philips Semiconductors | | | | T12 | BC858 | PNP Transistor, Philips Semiconductors | | | | T13 | BC848 | NPN Transistor, Philips Semiconductors | | **TABLE 42 Coils and Filters** | Package | Part<br>number | Device | Value<br>(Henry) | Specification | | |---------|----------------|------------------------------|-------------------------|----------------------------------------------|--| | | L1 | | 220 | Fixed Cail avial Profilter | | | | L2 | | 220µ | Fixed Coil, axial, Prefilter | | | | L3 *) | 638AN-0166Z | 1µ5 | 5CCE, TOKO Coil, PLL alignment | | | | L4 | | 10μ | Fixed Coil, axial, RF suppressor coil | | | | L5 | 7KN<br>113CN2K843 | 3u2 or 1µ#) | TOKO Coil, PLL alignment, #) for PANIC appl. | | | | L6 *) | 638AN-0164Z | 1u0 | 5CCE, TOKO coil, PLL alignment | | | | L7 | 638AN-0166Z | 1u5 | 5 SCCE, TORO COII, FLE alignment | | | | L8 | | 10μ | Fixed Coil, axial, RF suppressor coil | | | | L9 | | | rixed Coll, axial, Kr suppressor coll | | | | L10 | 638AN-0165Z | 1µ2 | 5CCE, TOKO coil, PLL alignment | | | | L11 | | | | | | | L12 | | 1μ5 | Fixed Coil, axial, Postfilter | | | | L13 | | | | | | | L14 | | 100 | Fixed Coil, axial, RF suppressor coil | | | | L15 | | 10μ | rixed Coll, axial, Kr Supplessor Coll | | | | L16 | | 2μ | Ferrit, RF suppressor coil, axial | | | | L17 | | 10μ | Fixed coil, axial, RF suppressor coil | | | | | | | | | | | FI1 | 5VFQ;<br>H316LSN-<br>1711QCD | 5.5 MHz<br>cutoff freq. | Lowpass Antialiasingfilter, Blockfilter | | ### **TABLE 43 Crystal** | Package | Part number | Value (MHz) | Specification | |---------------------|-------------|-------------|------------------------------| | RW-43<br>Metal case | Q1 | 12 | Parallel resonance operation | # Application Note AN97058 ### **TABLE 44 Connectors** | Package | Part number | Specification | | |-------------|-------------|-----------------------------------|--| | | ST1 | | | | 7 pins, | ST2 | | | | pin spacing | ST3 | Stocko-Connector MKF 1507-1-0-707 | | | 2.5mm | ST4 | | | | | ST5 | | | ### Remarks: - \*) These components can be removed in case of PANIC application. - #) Suitable components value for PANIC application. # Improved Picture Quality Module MK7-V1 V0.9 **Application Note** AN97058 17. Index Symbols AABB mode..... Acquisition PLL...... 54 AD-Converter.... DIsplay PLL...... 56 E Feature Interface 48 FRS..... Η Ι | Improved Picture Quality Module MK7-V1 V0.9 | Application Note AN97058 | |---------------------------------------------|--------------------------| | L | | | LFR mode. | 35 | | M | | | Master receiver | | | Material list. | | | Mechanical outlines | | | MELONIC | | | MELZONIC | | | MELZONIC control, byte HOR_DELAYS | | | MELZONIC data transmission | | | motion estimator. | | | Movie mode | | | MSB control | | | Multi-PIP | | | N N | | | Natural Motion | 34 | | Noise reduction | 41 | | noise reduction | | | NPIP_4x4 | 44 | | NR_BAD_RANGES register | 34 | | P | | | P23 (FILL) | 44 | | P27 (PLLMID) | | | PANIC | 7, 9, 15 | | PANIC control | · · | | PANIC data transmission/reception | | | Parallel interface. | | | Peaking | • | | Phase adaption for the movie processing | | | Picture position. | | | PP bits, PP0 and PP1 | | | Progressive Scan. | | | progressive scan | | | R | | | RELIABILITY control | 43 | | S | | | | 38 | | Satellite mode | | | | * | | Secondary control commands | | | Slave address | | | Slave receiver | | | Slave transmitter | | | SNERT | | | SNERT interface | | | SPIP | | | Improved Picture Quality Module MK7-V1 V0.9 | Application Note AN97058 | |---------------------------------------------|--------------------------| | Split screen | 41 | | Status byte | | | still picture | | | Supply | | | supply circuit | | | Sync Input Signals | | | Timing aspects | 34 | | Useful hintsV | 50 | | VD control | 42 | | VDFL | | | VECTOR SUM registers | | | VEDA. | | | Vertical Zoom. | | | vertical zoom | | | VWE1 delay | | | Y | | | Y,U,V input data format | 45 | | Zoom factor | |